

**Data Sheet** 

February 2005

#### **Features**

- Transformerless 2 W to 4 W conversion
- · Controls battery feed to line
- Programmable line impedance
- · Programmable network balance impedance
- Off-hook and dial pulse detection
- Ring ground over-current protection
- · Programmable gain
- · Programmable constant current feed
- -22 V to -72 V battery operation

## **Applications**

Line interface for:

- PABX/ONS
- Intercoms
- Key Telephone Systems
- · Control Systems

## Ordering Information

| MT91600ANR1 | 28 Pin SSOP*<br>28 Pin SSOP*<br>Free Matte Tin | Tubes<br>Tape & Reel |
|-------------|------------------------------------------------|----------------------|
| MT91600AN   | 28 Pin SSOP                                    | Tubes                |
| MT91600ANR  | 28 Pin SSOP                                    | Tape & Reel          |
| MT91600AN1  | 28 Pin SSOP*                                   | Tubes                |

## **Description**

The Zarlink MT91600 provides an interface between a switching system and a subscriber loop, mainly for short loop SLIC applications. The functions provided by the MT91600 include battery feed, programmable constant current, 2 W to 4 W conversion, off-hook and dial pulse detection, user definable line and network balance impedance's and the capability of programming the audio gain externally. The device is fabricated as a CMOS circuit in a 28 pin SSOP package.



Figure 1 - Functional Block Diagram

## **Change Summary**

| Page | ltem     | Change                      |  |  |  |
|------|----------|-----------------------------|--|--|--|
| 10   | Figure 5 | Updated Application Diagram |  |  |  |



Figure 2 - Pin Connections

## **Pin Description**

| Pin# | Name | Description                                                                                                                                                                                                   |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | VDD  | Positive supply rail, +5 V.                                                                                                                                                                                   |
| 2    | TD   | Tip Drive (Output). Controls the Tip transistor.                                                                                                                                                              |
| 3    | TF   | <b>Tip Feed.</b> Connects to the Tip transistor and to the TIP lead via the Tip feed resistor.                                                                                                                |
| 4    | TIP  | Tip. Connects to the TIP lead of the telephone line.                                                                                                                                                          |
| 5    | RING | Ring. Connects to the RING lead of the telephone line.                                                                                                                                                        |
| 6    | VREF | Reference Voltage (Input). This pin is used to set the subscribers loop constant current. Changing the input voltage sets the current to any desired value within the working limits. VREF is related to VLC. |
| 7    | IC   | Internal Connection (Input). This pin must be connected to GND for normal operation.                                                                                                                          |
| 8    | RF   | Ring Feed. Connects to the RING lead via the Ring feed resistor.                                                                                                                                              |
| 9    | RV   | Ring Voltage and Audio Feed. Connects directly to the Ring drive transistor and also to Ring Feed via a relay.                                                                                                |
| 10   | RD   | Ring Drive (Output). Controls the Ring transistor.                                                                                                                                                            |
| 11   | C3A  | A filter capacitor for over-current protection is connected between this pin and GND.                                                                                                                         |
| 12   | C3B  | A filter capacitor for over-current protection is connected between this pin and GND.                                                                                                                         |
| 13   | C2B  | A capacitor for loop current stability is connected between this pin and C2A.                                                                                                                                 |
| 14   | C2A  | A capacitor for loop current stability is connected between this pin and C2B.                                                                                                                                 |
| 15   | Z1   | Line Impedance Node 1. A resistor of scaled value "k" is connected between Z1 and Z2. This connection can not be left open circuit.                                                                           |

#### **Pin Description (continued)**

| Pin# | Name | Description                                                                                                                                                                 |
|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16   | Z2   | Line Impedance Node 2. This is the common connection node between Z1 and Z3.                                                                                                |
| 17   | Z3   | Line Impedance Node 3. A network either resistive or complex of scaled value "k" is connected between Z3 and Z2. This connection can not be left open circuit.              |
| 18   | X1   | Gain Node 1. This is the common node between Z3 and VX where resistors are connected to set the 2 W to 4 W gain.                                                            |
| 19   | VX   | Transmit Audio (Output). This is the 4 W analog signal to the SLIC.                                                                                                         |
| 20   | X3   | Gain Node 3. This is the common node between VR and the audio input from the CODEC or switching network where resistors are fitted to sets the 4 W to 2 W gain              |
| 21   | VR   | Receive Audio (Input). This is the 4 W analog signal to the SLIC.                                                                                                           |
| 22   | X2   | <b>Gain Node 2.</b> Networks, either resistive or complex, are connected between this node, VR and GND to set the Network Balance Impedance for the SLIC.                   |
| 23   | C1   | A filter capacitor for ring trip is connected between this pin and GND.                                                                                                     |
| 24   | SHK  | Switch Hook (Output). This pin indicates the line state of the subscribers telephone. The output can also be used for dial pulse monitoring. SHK is high in off-hook state. |
| 25   | RLYC | Relay Control (Input). An active high on this pin will switch RLYD low.                                                                                                     |
| 26   | RLYD | <b>Inverted Output of RLYC.</b> It is used to drive the bipolar transistor that drives the relay (see Figure 5.)                                                            |
| 27   | GND  | <b>Ground. Return path for +5 V and -5 V.</b> This should also be connected back to the return path for the loop battery, LGND and relay drive ground RLYGND.               |
| 28   | VEE  | Negative supply rail, -5 V.                                                                                                                                                 |

## **Functional Description**

The MT91600 is the analog SLIC for use in a 4 Wire switched system. The SLIC performs all of the normal interface functions between the CODEC or switching system and the analog telephone line such as 2 W to 4 W conversion, constant current feed, ringing and ring trip detection, current limiting, switch hook indication and line and network balance impedance setting using minimal external components.

Refer to Figure 5 for MT91600 components designation.

#### 2 Wire to 4 Wire Conversion

The hybrid performs 2 wire to 4 wire conversion by taking the 4 wire signal from an analog switch or voice CODEC, a.c. coupled to VRIN, and converting it to a 2 wire differential signal at tip and ring. The 2 wire signal applied to tip and ring by the telephone is converted to a 4 wire signal and should be a.c. coupled to Vx which is the output from the SLIC to the analog switch or voice CODEC input.

#### **Gain Control**

It is possible to set the Transmit and Receive gains by the selection of the appropriate external components.

The gains can be calculated by the formulae:

2W to 4W gain:

Gain 2 - 4 = 20\*Log[R13/R12]

4W to 2W gain:

Gain 4 - 2 = 20\*Log [0.891\*(R14/R15)]

## **Impedance Programming**

The MT91600 allows the designer to set the device's impedance across TIP and RING, ( $Z_{TR}$ ), and network balance impedance, ( $Z_{NB}$ ), separately with external low cost components.

For a resistive load, the impedance ( $Z_{TR}$ ) is set by R11 and R18. For a complex load, the impedance ( $Z_{TR}$ ) is set by R11, R18, R19 & C8 (see Figure 5.)

The network balance, (Z<sub>NB</sub>), is set by R16, R17 & C3 (see Figure 5.)

The network balance impedance should be calculated once the 2W - 4W gain has been set.

#### Line Impedance

For optimum performance, the characteristic impedance of the line,  $(Z_0)$ , and the device's impedance across TIP and RING,  $(Z_{TR})$ , should match. Therefore:

$$Z_0 = Z_{TR}$$

The relationship between  $Z_0$  and the components that set  $Z_{TR}$  is given by the formula:

$$Z_{o}$$
 / (R1+R2) = k $Z_{o}$  / R11  
where k $Z_{o}$  =  $Z_{LZ}$ 

 $Z_{17}$  = R18, for a resistive load.

 $Z_{1.7}$  = [R18 + (R19 // C8)], for a complex load.

The value of k can be set by the designer to be any value between 20 and 250. Three rules to ensure the correct operation of the circuit:

- (A) R18 + R19 >  $50k\Omega$
- (B) R1 = R2.
- (C) R11 > = $50k\Omega$

It is advisable to place these components as close as possible to the SLIC.

## **Network Balance Impedance**

The network balance impedance,  $(Z_{NB})$ , will set the transhybrid loss performance for the circuit. The balance of the circuit is independent of the 4 - 2 Wire gain but is a function of the 2 - 4 Wire gain.

The method of setting the values for R16 and R17 is given by the formula:

$$\frac{R17}{R17 + R16} = \frac{[1.782 * Z_0 / (Z_0 + Z_{NB}) * (R13 / R12)]}{[1 + R13 / R12]}$$

where  $Z_{NB}$  is the network balance impedance of the SLIC and  $Z_0$  is the line impedance.

$$(R16 + R17) >= 50k\Omega$$

It is advisable to place these components as close as possible to the SLIC.

## **Loop Supervision & Dial Pulse Detection**

The Loop Supervision circuit monitors the state of the phone line and when the phone goes "Off Hook" the SHK pin goes high to indicate this state. This pin reverts to a low state when the phone goes back "On Hook" or if the loop resistance is too high for the circuit to continue to support a constant current.

The SHK output can also be monitored for dialing information when used in a dial pulse system.

#### **Constant Current Control**

The SLIC employs a feedback circuit to supply a constant feed current to the line. This is done by sensing the sum of the voltages across the feed resistors, R1 and R2, and comparing it to the input reference voltage, Vref, that determines the constant current feed current.

The MT91600's programmable current range is between 18 mA to 32 mA.

#### **Line Drivers & Overcurrent Protection**

The Line Drivers control the external Battery Feed circuit which provide power to the line and allows bi-directional audio transmission.

The loop supervision circuitry provides bias to the line drivers to feed a constant current while the over-current protection circuitry prevents the ring driver from causing the ring transistor to overload.

The line impedance presented by the Line Driver circuitry is determined by the external network, which may be purely resistive or complex, allowing the circuit to be configured for use in any application. The impedance can also be fixed to one value and modified to look like a different value by reflecting an impedance through the SLIC from an intelligent CODEC or DSP module.

There is long term protection on the RING output against accidental short circuits that may be applied either across TIP/RING to GND or RING to GND. This high current will be sensed and limited to a value that will protect the circuit.

In situations where an accidental short circuit occurs either across TIP/RING to GND or RING to GND, an excessive amount of current will flow through the ring drive transistor, Q3. Although the MT91600 will sense this high current and limit it, if the power rating of Q3 is not high enough, it may suffer permanent damage. In this case, a power sharing resistor, R23, can be inserted (see Figure 5) to dissipate some of the power. Capacitor C13 is inserted to provide an a.c. ground point. The criteria for selecting a value for the power sharing resistor R23 can be found in the application section of this data sheet.

## **Ringing and Ring Trip Detection**

Ringing is applied to the line by disconnecting pin 8, RF, from pin 9, RV, and connecting it to a ringing source which is battery backed. This may be done by use of an electro-mechanical relay. The SLIC is capable of detecting an Off Hook condition during ringing by filtering out the large A.C. component by use of the external components connected to pin 23. This filter allows an Off Hook condition to be monitored at SHK, pin 24.

When using DTMF signalling only i.e., pulse dialling is not used, the capacitor, C7, can be permanently connected to ground and does not require to be switched out during dialling.

## **Power up Sequence**

The circuit should be powered up in the following order: AGND, VEE, VDD, VBAT.

## **Application**

The following Application section is intended to demonstrate to the user the methods used in calculating and selecting the external programming components in implementing the MT91600 as an analog line interface in a communication system. The programming component values calculated below results in the optimum performance of the device.

Refer to Figure 5 for MT91600 components designation.

## **Component Selection**

#### Feed Resistors (R1, R2)

The selection of feed resistors, R1 and R2, can significantly affect the performance of the MT91600. It is recommended that their values fall in the range of:

$$200\Omega \le R1 \le 250\Omega$$

where, R1 = R2

The resistors should have a tolerance of 1% (0.15% matched) and a power rating of 1 Watt.

#### Loop Current Setting (R3, R4, C9)

By using a resistive divider network, (Figure 3), it is possible to maintain the required voltage at Vref to set  $I_{LOOP}$ . The loop current programming is based on the following relationship:

$$\begin{split} I_{LOOP} &= -\frac{[\ F\ *\ V_{LC}\ +\ G\ *\ V_{BAT}]\ *\ K_{0}\ *\ H}{(R1\ +R2)} \\ \text{where,} \quad F &= R4\ /\ (R4\ +R3) \\ G &= R3\ /\ (R4\ +R3) \\ K_{0} &= 200000\ /\ (200000\ +\ (R4//R3)\ ) \\ H &= 1.07 \\ I_{LOOP} \ \text{is in Ampere} \end{split}$$

From Figure 3 with R1 = R2 =  $220\Omega$ 

For 
$$I_{LOOP} = 25 \text{mA}$$
,  $V_{LC} = 0 \text{V}$ ,  $V_{bat} = -48 \text{V}$ 



Figure 3 - Resistor Divider

C9 is inserted to ensure pin 6, Vref, remains at a.c. ground. 100 nF is recommended.

 $I_{LOOP}$  can also be set by directly driving Vref with a low impedance voltage source. (See Figure 4). It is recommended that a small resistor be placed in series with the Vref pin. In this case:

$$I_{LOOP} = \frac{1.07 * Vs}{(R1 + R2)}$$

where, Vs < 0



Figure 4 - Direct Voltage

#### **Calculating Component Values For AC Transmission**

There are five parameters a designer should know before starting the component calculations. These five parameters are:

- 1) characteristic impedance of the line Z<sub>o</sub>
- 2) network balance impedance  $Z_{NB}$
- 3) value of the feed resistors (R1 and R2)
- 4) 2 W to 4 W transmit gain
- 5) 4 W to 2 W receive gain

The following example will outline a step by step procedure for calculating component values. Given:

$$Z_o = 600\Omega$$
,  $Z_{NB} = 600\Omega$ ,  $R1 = R2 = 220\Omega$   
Gain 2 - 4 = -1dB. Gain 4 - 2 = -1dB

#### Step 1: Gain Setting (R12, R13, R14, R15)

Gain 2 - 4 = 20 Log [R13 / R12] -1 dB = 20 Log [R13 / R12]

 $\therefore$  R12 = 112.2kΩ, R13 = 100kΩ.

Gain 4 - 2 = 20 Log [0.891 \* [R14 / R15)]

-1 dB = 20 Log [0.891 \* [R14 / R15)]

 $\therefore$  R14 = 100kΩ, R15 = 100kΩ.

#### Step 2: Impedance Matching (R11, R18, R19, C8)

a)  $Z_o$  / (R1+R2) =  $kZ_o$  / R11 600/(220+220) = (k\*600)/R11 let k = 125

∴ R11 = 55kΩ.

b) In general,

 $kZ_0 = Z_{LZ}$ 

where:

 $Z_{1.7}$  = R18, for a resistive load.

 $Z_{1.7}$  = [R18 + (R19 // C8)], for a complex load.

Since we are dealing with a resistive load in this example  $Z_{LZ}$  = R18, and therefore:

 $kZ_0 = R18$ (125 \* 600)= R18 ∴ R18 = 75kΩ.

#### Step 3: Network Balance Impedance (R16, R17)

$$\frac{R17}{R17 + R16} = \frac{[1.782 * Z_0 / (Z_0 + Z_{NB}) * (R13 / R12)]}{[1 + R13 / R12)]}$$

$$\frac{R17}{R17 + R16} = 0.4199$$

$$R17 + R16$$
set R17 = 100kΩ, R16 becomes 138kΩ.
$$\therefore R16 = 138kΩ, R17 = 100kΩ.$$

#### Complex Line Impedance, Z<sub>o</sub>

In situations where the characteristic impedance of the line  $Z_0$  is a complex value, determining the component values for impedance matching (R11, R18, R19, C8) is as follows:

Given  $Z_0 = 220\Omega + (820\Omega // 120nF)$   $Z_0 / (R1+R2) = kZ_0 / R11$  (Equation 1) where,  $kZ_0 = [R18 + (R19 // C8)]$ 

Choose a standard value for C8 to find a suitable value for k.

Since 1nF exists, let C8 = 1nF then,

k = 120nF / C8

k = 120nF / 1nF

∴ k =120

 $R18 = k * 220\Omega$ 

 $R18 = 120 * 220\Omega$ 

R18 = 26400

 $R19 = k * 820\Omega$ 

R19 = 120 \* 820

R19 = 98400

∴ R18 =  $26k4\Omega$ , R19 =  $98k4\Omega$ 

```
From (Equation 1)
R11 = k * (R1 + R2)
R11 = 120 * (220\Omega + 220\Omega)
\therefore R11 = 52k8\Omega
```

#### **Power Sharing Resistor (R23)**

To determine the value of R23, use the following equations:

where.

Given:

Vbat(min/max) = the expected variation of Vbat.

R2 = the feed resistor.

Lr = maximum DC loop resistance.

DCRP = DC resistance of the phone set.

Pd(max) = the maximum power dissipation of the ring drive transistor Q3.

If R23(max) > R23(min), then set R23 to be the geometric center:

R23 = Square Root (R23(max) \* R23(min))

If R23(max) < R23(min), then a violation has occurred. Pd(max) will have to be increased.

If R23 = negative value, power sharing is not required, i.e., R23=0

#### A numerical example:

```
R2 = 220Ω

Lr = 325Ω (2.5km of 28 gauge wire, averaged at 65\Omega/km)

DCRP = 200Ω

Pd(max) = 1.5W

Vbat = -48V +/- 10% (i.e. -43V to -53V)

Therefore:

R23(max) = (43/30mA) - 100 - (2 * 220 + 325 + 200)

= 1433.3 - 100 - 965

R23(max) = 368.3Ω

R23(min) = (53/40mA) - (1.5/1.6mA) - 220

= 1325 - 937.5 - 220

R23(min) = 167.5 Ω

R23 = Square Root ( 368.3 * 167.5 )

R23 = 248.4Ω
```



Figure 5 - Typical Application

#### Component List\* for a Typical Application with a Resistive 600 $\Omega$ Line Impendance - Refer to Figure 5 for component designation and recommended configuration

| Resistor Values |                                |             |                                      |  |  |  |  |
|-----------------|--------------------------------|-------------|--------------------------------------|--|--|--|--|
| R1              | 220 Ω 1% (0.15% matched), 1 W  | R2          | 220 $\Omega$ 1% (0.15% matched), 1 W |  |  |  |  |
| R3              | 43 kΩ                          | R4          | 130 kΩ                               |  |  |  |  |
| R5              | 220 Ω                          | R6          | 75 kΩ                                |  |  |  |  |
| R7              | 3 kΩ                           | R8          | 1 kΩ                                 |  |  |  |  |
| R9              | 1 kΩ                           | R10         | 560 kΩ                               |  |  |  |  |
| R11             | 55 kΩ                          | R12         | 112 kΩ                               |  |  |  |  |
| R13             | 100 kΩ                         | R14         | 100 kΩ                               |  |  |  |  |
| R15             | 100 kΩ                         | R16         | 138 kΩ                               |  |  |  |  |
| R17             | 100 kΩ                         | R18         | 75 kΩ                                |  |  |  |  |
| R19             | 0 Ω                            | R20         | 2 kΩ                                 |  |  |  |  |
| R21             | 2 kΩ                           | R22         | 1 kΩ                                 |  |  |  |  |
| R23             | 248 Ω                          |             |                                      |  |  |  |  |
|                 | Capacit                        | or Values   |                                      |  |  |  |  |
| C1              | 100 nF, 5%                     | C2          | 300 nF, 5%                           |  |  |  |  |
| C3              | 100 pF, 5%                     | C4          | 33 nF, 20%                           |  |  |  |  |
| C5              | 3.3 nF, 5%                     | C6          | 1 uF, 20%, 16 V                      |  |  |  |  |
| C7              | 100 nF, 20%                    | C8          | 0 F                                  |  |  |  |  |
| C9              | 100 nF, 20%                    | C10         | 100 nF, 5%                           |  |  |  |  |
| C11             | 47 pF, 20%                     | C12         | 33 nF, 10%                           |  |  |  |  |
| C13             | 100 nF 20%                     |             |                                      |  |  |  |  |
|                 | Diodes and                     | l Transisto | ors                                  |  |  |  |  |
| D1              | BAS16 or equivalent            | D2a/b       | BAV99 dual diode or equivalent       |  |  |  |  |
| D3a/b           | BAV99 dual diode or equivalent | Q1          | 2N2222 or MPSA42 or MMBTA42          |  |  |  |  |
| Q2              | 2N2907 or MPSA92 or MMBTA92    | Q3          | 2N2222 or MPSA42 or MMBTA42          |  |  |  |  |
| Q4              | 2N2907 or MPSA92 or MMBTA92    | D4          | 1N5242 12 V Zener or equivalent      |  |  |  |  |

#### Electro-mechanical relay, 5V, DPDT/2 FORM C K1

PR1 This device must always be fitted to ensure damage does not occur from inductive loads. For simple applications, PR1 can be replaced by a single TVS, such as 1.5KE220C, across tip and ring. For applications requiring lightning and mains cross protection further circuitry will be required and the following protection devices are suggested: P2353AA, P2353AB (Teccor), THBT20011, THBT20012, THBT200S (SGS-Thomson), TISP2290, TSSP8290L (T.I.)

Note: All resistors are 1/4 W, 1% unless otherwise indicated. \*Assumes  $Z_0 = Z_{NB} = 600 \ \Omega$ , Gain 2 - 4 = -1 dB, Gain 4 - 2 = -1 dB. Decoupling capacitors, (1 uF, 100 V, 20%), can be added to  $V_{DD}$ ,  $V_{EE}$ ,  $V_{BAT}$  and  $V_{RLY}$  to provide improved PSRR performance.

#### **Absolute Maximum Ratings\***

|   | Parameter                              | Sym.                                                   | Min.                | Max.                 | Units   | Comments                             |
|---|----------------------------------------|--------------------------------------------------------|---------------------|----------------------|---------|--------------------------------------|
| 1 | DC Supply Voltages                     | V <sub>DD</sub><br>V <sub>EE</sub><br>V <sub>BAT</sub> | -0.3<br>-6.5<br>-80 | +6.5<br>+0.3<br>+0.3 | V<br>V  | Limited by the Drive transistor, Q3. |
| 2 | Ringing Voltages                       | Vring                                                  |                     | 100                  | Vrms    | Superimposed on $V_{BAT}$            |
| 3 | Voltage setting for Loop Current       | V <sub>REF</sub>                                       | -20                 | +0.3                 | ٧       | Note 1                               |
| 4 | Overvoltage Tip/GND Ring/GND, Tip/Ring |                                                        |                     | 200                  | V       | MAX 1 ms (with power on)             |
| 5 | Ringing Current                        | Iring                                                  |                     | 30                   | mA. RMS |                                      |
| 6 | Ring Ground over-current               |                                                        |                     | 45                   | mA      | Note 2                               |
| 7 | Storage Temp                           | Tstg                                                   | -65                 | +150                 | °C      |                                      |
| 8 | Package Power Dissipation              | Pdiss                                                  |                     | 0.10                 | W       | +85°C max, V <sub>BAT</sub> = -48 V  |
| 9 | ESD Rating                             |                                                        |                     | 500                  | V       | Human Body Model<br>Note 3           |

\*Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

Note 1: Voltage at Vref pin set by VLC and potential divider.

Note 2: Tip and Ring must not be shorted together and to ground at the same time.

Note 3: The device contains circuitry to protect the inputs from static voltage up to 500 V. However, precautions should be taken to avoid static charge build up when handling the device.

#### **Recommended Operating Conditions**

|   |                                  |                                                        |                      |                      | ,                    |             |                                                                       |
|---|----------------------------------|--------------------------------------------------------|----------------------|----------------------|----------------------|-------------|-----------------------------------------------------------------------|
|   | Parameter                        | Sym.                                                   | Min.                 | Typ. <sup>‡</sup>    | Max.                 | Units       | Test Conditions                                                       |
| 1 | Operating<br>Supply Voltages     | V <sub>DD</sub><br>V <sub>EE</sub><br>V <sub>BAT</sub> | 4.75<br>-5.25<br>-72 | 5.00<br>-5.00<br>-48 | 5.25<br>-4.75<br>-22 | V<br>V<br>V |                                                                       |
| 2 | Ringing Voltage                  | Vring                                                  | 0                    | 50                   |                      | $V_{RMS}$   | Note 4                                                                |
| 3 | Voltage setting for Loop Current | VREF                                                   |                      | -10.3                |                      | V           | I <sub>LOOP</sub> = 25 mA,<br>R1=R2=220 Ω<br>V <sub>BAT</sub> = -48 V |
| 4 | Operating Temperature            | То                                                     | -40                  | +25                  | +85                  | °C          |                                                                       |

† Typical figures are at 25°C with nominal supply voltages and are for design aid only †Electrical Characteristics are over Recommended Operating Conditions unless otherwise stated. ‡Typical figures are at 25°C with nominal + 5 V supplies and are for design aid only. Note 4: 16 to 68 Hz superimposed on a V<sub>BAT</sub>.

## DC Electrical Characteristics<sup>†</sup>

|   | Characteristics                                   | Sym.                                                   | Min.        | Typ.‡    | Max.            | Units          | Test Conditions                                                                                                |  |  |
|---|---------------------------------------------------|--------------------------------------------------------|-------------|----------|-----------------|----------------|----------------------------------------------------------------------------------------------------------------|--|--|
| 1 | Supply Current                                    | I <sub>DD</sub><br>I <sub>EE</sub><br>I <sub>BAT</sub> |             | 25       | 11<br>8.5<br>45 | mA<br>mA<br>mA |                                                                                                                |  |  |
| 2 | Power Consumption                                 | PC                                                     |             | 60       | 90              | mW             | Standby/Active                                                                                                 |  |  |
| 3 | Constant Current Line<br>Feed                     | I <sub>LOOP</sub>                                      | 22          | 25       | 28              | mA             | V <sub>REF</sub> = -10.3 V<br>Test circuit as Fig. 6<br>V <sub>BAT</sub> = -48 V                               |  |  |
| 4 | Programmable Loop<br>Current Range                | I <sub>LOOP</sub>                                      | 18          |          | 32              | mA             |                                                                                                                |  |  |
| 5 | Operating Loop<br>(inclusive of Telephone<br>Set) | R <sub>LOOP</sub>                                      | 1200<br>450 |          |                 | Ω              | I <sub>LOOP</sub> = 18 mA<br>V <sub>BAT</sub> = -48 V<br>I <sub>LOOP</sub> = 18 mA<br>V <sub>BAT</sub> = -22 V |  |  |
| 6 | Off Hook Detection<br>Threshold                   | SHK                                                    |             | 20       |                 | mA             | V <sub>REF</sub> = -10.3 V<br>V <sub>BAT</sub> = -48 V<br>See Note 5. I <sub>LOOP</sub> = 25 mA                |  |  |
| 7 | RLYC<br>Input Low Voltage<br>Input High Voltage   | Vil<br>Vih                                             | 2.0         | 0.4      | 0.7             | V<br>V         | lil = 50 μA<br>lih = +50 μA                                                                                    |  |  |
| 8 | SHK<br>Output Low Voltage<br>Output High Voltage  | Vol<br>Voh                                             | 2.7         |          | 0.4             | V<br>V         | Lol = 8 mA<br>Loh = -0.4 mA                                                                                    |  |  |
| 8 | Dial Pulse Distortion ON OFF                      |                                                        |             | +4<br>+4 |                 | ms<br>ms       |                                                                                                                |  |  |

Electrical Characteristics are over Recommended Operating Conditions unless otherwise stated.

Typical figures are at 25°C with nominal +5 V and are for design aid only.

Note 5: Off hook detection is related to loop current.

## **AC Electrical Characteristics** †

|    | Characteristics                                      | Sym. | Min. | Typ. <sup>‡</sup> | Max.       | Units          | Test Conditions                                       |
|----|------------------------------------------------------|------|------|-------------------|------------|----------------|-------------------------------------------------------|
| 1  | Ring Trip Detect Time                                | Tt   |      | 100               | 300        | mS             |                                                       |
| 2  | Output Impedance at VX                               |      |      | 10                |            | Ω              |                                                       |
| 3  | Gain 4-2 @ 1 kHz                                     |      | -1.3 | -1                | -0.8       | dB             | Note 6<br>Test circuit as Fig. 8                      |
| 4  | Gain Relative to 1 kHz                               |      |      | ±0.15             |            | dB             | 300 Hz - 3400 Hz                                      |
| 5  | Transhybrid Loss                                     | THL  | 20   | 25                |            | dB             | Note 6<br>300 Hz - 3400 Hz<br>Test circuit as Fig. 8  |
| 6  | Gain 2-4 @ 1 kHz                                     |      | -1.3 | -1                | -0.8       | dB             | Note 6<br>Test circuit as Fig. 7                      |
| 7  | Gain Relative to 1 kHz                               |      |      | ±0.15             |            | dB             | 300 Hz to 3400 Hz                                     |
| 8  | Return Loss at 2-Wire                                | RL   | 20   | 30                |            | dB             | Note 6<br>300 Hz - 3400 Hz<br>Test circuit as Fig. 10 |
| 9  | Total Harmonic Distortion @2W @VX                    | THD  |      | 0.3<br>0.3        | 1.0<br>1.0 | %<br>%         | 3 dBm, 1 kHz @ 2 W<br>1 Vrms, 1 KHz @ 4 W             |
| 10 | Common Mode Rejection 2 wire to Vx                   | CMR  | 35   | 42                |            | dB             | Input 0.5 Vrms, 1 KHz<br>Test circuit as Fig. 9       |
| 11 | Longitudinal to Metallic Balance                     | LCL  |      | 55                |            | dB             | 200 Hz to 3400 Hz<br>Test circuit as Fig. 9           |
| 12 | Metallic to Longitudinal Balance                     |      |      | 58<br>48          |            | dB<br>dB       | 200 Hz to 1000 Hz<br>1000 Hz to 3400 Hz               |
| 13 | Idle Channel Noise<br>@2W<br>@VX                     | Nc   |      |                   | 12<br>12   | dBrnC<br>dBrnC | Cmessage Filter<br>Cmessage Filter                    |
| 14 | Power Supply Rejection Ratio at 2 W and VX  Vdd  Vee | PSRR |      | 23<br>23          |            | dB<br>dB       | 0.1Vp-p @ 1kHz                                        |

Electrical Characteristics are over Recommended Operating Conditions unless otherwise stated. Typical figures are at 25°C with nominal +5 V and are for design aid only. Note 6: Assumes  $Z_0 = Z_{NB} = 600 \Omega$  and both transmit and receive gains are programmed externally to -1 dB, i.e. Gain 2-4 = -1 dB, Gain 4-2 = -1 dB.

## **Test Circuits**

Figures 6, 7, 8, 9 and 10 are for illustrating the principles involved in making measurements and do not necessarily reflect the actual method used in production testing.



Figure 6 - Loop current programming



Figure 7 - 2-4 Wire Gain



Figure 8 - 4-2 Wire Gain & Transhybrid Loss



Figure 9 - Longitudinal Balance & CMR



Figure 10 - Return Loss



|        |              | ol Dimer  |       |    | Altern. Dimensions |         |       |  |  |
|--------|--------------|-----------|-------|----|--------------------|---------|-------|--|--|
| Symbol | .in          | millimeti | res   |    | in inches          |         |       |  |  |
|        | MIN          | Nominal   | MAX   |    | MIN                | Nominal | MAX   |  |  |
| Α      | 1.70         |           | 2.00  |    | 0.067              |         | 0.079 |  |  |
| A1     | 0.05         |           | 0.20  |    | 0.002              |         | 0.008 |  |  |
| A2     | 1.65         |           | 1.85  |    | 0.065              |         | 0.073 |  |  |
| D      | 9.90         |           | 10.50 |    | 0.390              |         | 0.413 |  |  |
| Ε      | 7.40         |           | 8.20  |    | 0.291              |         | 0.323 |  |  |
| E1     | 5.00         |           | 5.60  |    | 0.197              |         | 0.220 |  |  |
| L      | 0.55         |           | 0.95  |    | 0.022              |         | 0.037 |  |  |
| е      | 0.           | 65 BS     | SC.   |    | 0.026 BSC.         |         |       |  |  |
| Ь      | 0.22         |           | 0.38  |    | 0.009              |         | 0.015 |  |  |
| С      | 0.09         |           | 0.25  |    | 0.004              |         | 0.010 |  |  |
| Θ      | 0.           |           | 8°    |    | 0.                 |         | 8°    |  |  |
|        | Pin features |           |       |    |                    |         |       |  |  |
| N      | 28           |           |       |    |                    |         |       |  |  |
| Con    | forms        | s to J    | EDEC  | МО | -150               | AH Is   | ss. B |  |  |

This drawing supersedes: -418/ED/51481/004 (Swindon/Plymouth)

## Notes:

- 1. A visual index feature, e.g. a dot, must be located within the cross—hatched area.
- 2. Controlling dimension are in millimeters.
- 3. Dimensions D and E1 do not include mould flash or protusion. Mould flash or protusion shall not exceed
- 0.20 mm per side. D and E1 are maximum plastic body size dimensions including mould mismatch.

  4. Dimension b does not include dambar protusion/intrusion. Allowable dambar protusion shall be 0.13 mm total in excess of b dimension. Dambar intrusion shall not reduce dimension b by more than 0.07 mm.

| © Zarlink | Semiconductor | r 2002 All right | ts reserved. |                       |                        | Package Code                |
|-----------|---------------|------------------|--------------|-----------------------|------------------------|-----------------------------|
| ISSUE     | 1             | 2                | 3            |                       | Previous package codes | Package Outline for 28 lead |
| ACN       | 201935        | 205232           | 212478       | ZARLINK SEMICONDUCTOR | NP / N                 | SSOP (5.3mm Body Width)     |
| DATE      | 27Feb97       | 25Sep98          | 3Apr02       | 3EMICONDOCTOR         |                        |                             |
| APPRD.    |               |                  |              |                       |                        | GPD00296                    |



# For more information about all Zarlink products visit our Web Site at www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright Zarlink Semiconductor Inc. All Rights Reserved.

TECHNICAL DOCUMENTATION - NOT FOR RESALE